# **Address Translation**

### **Main Points**

- Address Translation Concept
  - How do we convert a virtual address to a physical address?
- Flexible Address Translation
  - Base and bound
  - Segmentation
  - Paging
  - Multilevel translation
- Efficient Address Translation
  - Translation Lookaside Buffers
  - Virtually and physically addressed caches

# **Address Translation Concept**



### Address Translation Goals

- Memory protection
- Memory sharing
  - Shared libraries, interprocess communication
- Sparse addresses
  - Multiple regions of dynamic allocation (heaps/stacks)
- Efficiency
  - Memory placement
  - Runtime lookup
  - Compact translation tables

### A Preview: MIPS Address Translation

- Software-Loaded Translation lookaside buffer (TLB)
  - Cache of virtual page -> physical page translations
  - If TLB hit, physical address
  - If TLB miss, trap to kernel
  - Kernel fills TLB with translation and resumes execution
- Kernel can implement any page translation
  - Page tables
  - Multi-level page tables
  - Inverted page tables

— ...

### Virtually Addressed Base and Bounds



### Virtually Addressed Base and Bounds

#### • Pros?

- Simple
- Fast (2 registers, adder, comparator)
- Safe
- Can relocate in physical memory without changing process

#### • Cons?

- Can't keep program from accidentally overwriting its own code
- Can't share code/data with other processes
- Can't grow stack/heap as needed

### Segmentation

- Segment is a contiguous region of virtual memory
- Each process has a segment table (in hardware)
  - Entry in table = segment
- Segment can be located anywhere in physical memory
  - Each segment has: start, length, access permission
- Processes can share segments
  - Same start, length, same/different access permissions

### Segmentation



| 2 bit segment #<br>12 bit offset | code              | 0x4000 | 0x700        |                  |
|----------------------------------|-------------------|--------|--------------|------------------|
|                                  | data              | 0      | 0x500        |                  |
|                                  | heap              | -      | -            |                  |
| Virtual Memory                   | stack             | 0x2000 | 0x1000       | Physical Memory  |
| main: 240                        | store #1108, r2   |        | x: 108       | a b c \0         |
| 244                              | store pc+8, r31   |        |              |                  |
| 248                              | jump 360          |        | main: 4240   | store #1108, r2  |
| 24c                              |                   |        | 4244         | store pc+8, r31  |
|                                  |                   |        | 4248         | jump 360         |
| strlen: 360                      | loadbyte (r2), r3 |        | 424c         |                  |
|                                  | •••               |        |              | •••              |
| 420                              | jump (r31)        |        | strlen: 4360 | loadbyte (r2),r3 |
| •••                              |                   |        | •••          |                  |
| x: 1108                          | a b c <b>\</b> 0  |        | 4420         | jump (r31)       |
| •••                              |                   |        | •••          |                  |

Segment start length



### Segmentation

#### • Pros?

- Can share code/data segments between processes
- Can protect code segment from being overwritten
- Can transparently grow stack/heap as needed
- Can detect if need to copy-on-write

#### • Cons?

- Complex memory management
  - Need to find chunk of a particular size
- May need to rearrange memory from time to time to make room for new segment or growing segment
  - External fragmentation: wasted space between chunks

# **Paged Translation**

- Manage memory in fixed size units, or pages
- Finding a free page is easy
  - Bitmap allocation: 0011111100000001100
  - Each bit represents one physical page frame
- Each process has its own page table
  - Stored in physical memory
  - Hardware registers
    - pointer to page table start
    - page table length

# Paged Translation (Abstract)



# Paged Translation (Implementation)



#### **Process View**

### **Physical Memory**

A

В

C

D

E

F

G

Н

J

K

L

Page Table

4

3

1

J

K

L

E

F

G

Н

Δ

В

 $\mathsf{C}$ 

D

# Sparse Address Spaces

- Might want many separate dynamic segments
  - Per-processor heaps
  - Per-thread stacks
  - Memory-mapped files
  - Dynamically linked libraries
- What if virtual address space is large?
  - 32-bits, 4KB pages => 500K page table entries
  - 64-bits => 4 quadrillion page table entries

### Multi-level Translation

- Tree of translation tables
  - Paged segmentation
  - Multi-level page tables
  - Multi-level paged segmentation
- Fixed-size page as lowest level unit of allocation
  - Efficient memory allocation (compared to segments)
  - Efficient for sparse addresses (compared to paging)
  - Efficient disk transfers (fixed size units)
  - Easier to build translation lookaside buffers
  - Efficient reverse lookup (from physical -> virtual)
  - Variable granularity for protection/sharing

# Paged Segmentation

- Process memory is segmented
- Segment table entry:
  - Pointer to page table
  - Page table length (# of pages in segment)
  - Access permissions
- Page table entry:
  - Page frame
  - Access permissions
- Share/protection at either page or segment-level

### Paged Segmentation (Implementation)



# Multilevel Paging



### Multilevel Translation

#### • Pros:

- Allocate/fill only page table entries that are in use
- Simple memory allocation
- Share at segment or page level

#### • Cons:

- Space overhead: one pointer per virtual page
- Two (or more) lookups per memory reference

### **Efficient Address Translation**

- Translation lookaside buffer (TLB)
  - Cache of recent virtual page -> physical page translations
  - If cache hit, use translation
  - If cache miss, walk multi-level page table
- Cost of translation =

Cost of TLB lookup +

Prob(TLB miss) \* cost of page table lookup

# TLB and Page Table Translation





### Address Translation Uses

- Process isolation
  - Keep a process from touching anyone else's memory, or the kernel's
- Efficient interprocess communication
  - Shared regions of memory between processes
- Shared code segments
  - E.g., common libraries used by many different programs
- Program initialization
  - Start running a program before it is entirely in memory
- Dynamic memory allocation
  - Allocate and initialize stack/heap pages on demand

# Address Translation (more)

- Cache management
  - Page coloring
- Program debugging
  - Data breakpoints when address is accessed
- Zero-copy I/O
  - Directly from I/O device into/out of user memory
- Memory mapped files
  - Access file data using load/store instructions
- Demand-paged virtual memory
  - Illusion of near-infinite memory, backed by disk or memory on other machines

# Address Translation (even more)

- Checkpointing/restart
  - Transparently save a copy of a process, without stopping the program while the save happens
- Persistent data structures
  - Implement data structures that can survive system reboots
- Process migration
  - Transparently move processes between machines
- Information flow control
  - Track what data is being shared externally
- Distributed shared memory
  - Illusion of memory that is shared between machines